CSC/ECE 506 Fall 2007/wiki2 05 sa: Difference between revisions
Jump to navigation
Jump to search
No edit summary |
No edit summary |
||
Line 58: | Line 58: | ||
| 2 | | 2 | ||
| L1 - 64 byte lines<br/>L2 - 64 byte lines | | L1 - 64 byte lines<br/>L2 - 64 byte lines | ||
| L1 - 32 KB (each for Data and Instruction cache)<br/>L2 -2MB or 4MB | | L1 - 32 KB (each for Data and Instruction cache)<br/>L2 - 2MB or 4MB | ||
| L1 - 4 way<br/>L2 - 8 way | | L1 - 4 way<br/>L2 - 8 way | ||
| Modified Exclusive Shared Invalid (MESI) | | Modified Exclusive Shared Invalid (MESI) | ||
|- | |||
| Broadcom SiByte SB1250 | |||
| 2 | |||
| L1 - 32 byte lines<br/>L2 - 32 byte lines | |||
| L1 - 32 KB (a piece for Data and Instruction caches)<br/>L2 - 512KB | |||
| L1 - 2 way<br/>L2 - 4 way | |||
| Modified Exclusive Shared Invalid (MESI) | |||
|- | |||
| Sun Microsystems UltraSPARC IV | |||
| 2 | |||
| L1 - 128byte lines<br/>L2 - 128 byte lines | |||
| L1 - 64KB data, 32KB instruction<br/>L2 - up to 16MB | |||
| L2 - 2 way | |||
| | |||
|- | |||
| IBM Cell Processor | |||
| 2 | |||
| Not Available | |||
| L1 - 32 KB (a piece for both data and instruction caches)<br/>L2 - 512KB | |||
| L1 - 2 way instruction, 4 way data<br/>L2 - 8 way | |||
| Modified Exclusive Shared Invalid (MESI) | |||
|- | |||
! colspan="6" style="background:#ffdead;" | Singlecore Processors | ! colspan="6" style="background:#ffdead;" | Singlecore Processors | ||
|- | |||
| AMD Athlon 64 | |||
| 2 | |||
| L1 - 64 byte lines<br/>L2 - 64 byte lines | |||
| L1 - 64 KB (each for Data and Instruction cache)<br/>L2 -512KB | |||
| L1 - 2 way<br/>L2 - 16 way | |||
| Modified Owner Exclusive Shared Invalid (MOESI) | |||
|- | |||
| Intel Pentium 4 | |||
| 2 | |||
| L1 - 64 byte lines<br/>L2 - 128 byte lines | |||
| L1 - 8 KB (data only. Instead of instruction cache, a "150KB trace cache" is used))<br/>L2 -256KB, 512KB or 1MB | |||
| L1 - 4 way<br/>L2 - 8 way | |||
| Modified Exclusive Shared Invalid (MESI) | |||
|- | |- | ||
| colspan="6" style="border-bottom:3px solid grey;" align="center" | Bottom | | colspan="6" style="border-bottom:3px solid grey;" align="center" | Bottom | ||
|- | |- | ||
|} | |} |
Revision as of 00:14, 25 September 2007
Cache sizes in multicore architectures
Topic - Create a table of caches used in current multicore architectures, including such parameters as number of levels, line size, size and associativity of each level, latency of each level, whether each level is shared, and coherence protocol used. Compare this with two or three recent single-core designs.
Multicore Processors | |||||
---|---|---|---|---|---|
Processor Name | Number of Levels | Line Size | Cache Size | Associativity | Coherence Protocol |
AMD Athlon 64 X2 | 2 | 64 bytes (for both L1 & L2) | L1 - 64KB (Data) + 64KB (Instruction) per core L2 - 512KB to 1MB per core |
L1 - 2 way (Data and Instruction cache) L2 - 16 way associative |
Modified Owner Exclusive Shared Invalid (MOESI) |
AMD Athlon 64 FX | 2 | 64 bytes (for both L1 & L2) | L1 - 64KB (Data) + 64KB (Instruction) per core L2 - 1MB per core |
L1 - 2 way (Data and Instruction cache) L2 - 16 way associative |
Modified Owner Exclusive Shared Invalid (MOESI) |
AMD Athlon Opteron (marketed for servers) |
2 | 64 bytes (for both L1 & L2) | L1 - 64KB (Data) + 64KB (Instruction) per core L2 - 1MB per core |
L1 - 2 way (Data and Instruction cache) L2 - 16 way associative |
Modified Owner Exclusive Shared Invalid (MOESI) |
Intel Pentium D | 2 | L1 - 64 byte lines L2 - 128 byte lines |
L1 - 16 KB (data only. Instead of instruction cache, a "150KB trace cache" is used) L2 - 1MB or 2MB per core |
L1 - 4 way L2 - 8 way |
Modified Exclusive Shared Invalid (MESI) |
Intel Pentium Dual Core | 2 | L1 - 64 byte lines L2 - 64 byte lines |
L1 - 32 KB (both Data and Instruction cache) L2 - 1MB or 2MB per core |
L1 - 4 way L2 - 8 way |
Modified Exclusive Shared Invalid (MESI) |
Intel Core 2 Duo | 2 | L1 - 64 byte lines L2 - 64 byte lines |
L1 - 32 KB (each for Data and Instruction cache) L2 - 2MB or 4MB |
L1 - 4 way L2 - 8 way |
Modified Exclusive Shared Invalid (MESI) |
Broadcom SiByte SB1250 | 2 | L1 - 32 byte lines L2 - 32 byte lines |
L1 - 32 KB (a piece for Data and Instruction caches) L2 - 512KB |
L1 - 2 way L2 - 4 way |
Modified Exclusive Shared Invalid (MESI) |
Sun Microsystems UltraSPARC IV | 2 | L1 - 128byte lines L2 - 128 byte lines |
L1 - 64KB data, 32KB instruction L2 - up to 16MB |
L2 - 2 way | |
IBM Cell Processor | 2 | Not Available | L1 - 32 KB (a piece for both data and instruction caches) L2 - 512KB |
L1 - 2 way instruction, 4 way data L2 - 8 way |
Modified Exclusive Shared Invalid (MESI) |
Singlecore Processors | |||||
AMD Athlon 64 | 2 | L1 - 64 byte lines L2 - 64 byte lines |
L1 - 64 KB (each for Data and Instruction cache) L2 -512KB |
L1 - 2 way L2 - 16 way |
Modified Owner Exclusive Shared Invalid (MOESI) |
Intel Pentium 4 | 2 | L1 - 64 byte lines L2 - 128 byte lines |
L1 - 8 KB (data only. Instead of instruction cache, a "150KB trace cache" is used)) L2 -256KB, 512KB or 1MB |
L1 - 4 way L2 - 8 way |
Modified Exclusive Shared Invalid (MESI) |
Bottom |